产品中心
联系我们
Email:sales@leadram.com
Tel:0755-33337188
Fax:0755-33337178

Description

The Hynix H57V1262GFR series is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth.
H57V1262GFR series is organized as 4banks of 2,097,152 x 16.
H57V1262GFR is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputsare synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very highbandwidth. All input and output voltage levels are compatible with LVTTL.

Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or writecycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave).
A burst of read or write cycles in progress can be terminated by a burst terminate command orcan be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a '2N' rule)

 

Features

    • Voltage: VDD and VDDQ 3.3V supply voltage
    • All device pins are compatible with LVTTL interface
    • 54 Ball FBGA (Lead or Lead Free Package)
    • All inputs and outputs referenced to positive edge of system clock
    • Data mask function by UDQM, LDQM
    • Internal four banks operation
    • Auto refresh and self refresh
    • 4096 Refresh cycles / 64ms
    • Programmable Burst Length and Burst Type
      - 1, 2, 4, 8 or full page for Sequential Burst
      - 1, 2, 4 or 8 for Interleave Burst
    • Programmable CAS Latency; 2, 3 Clocks
    • Burst Read Single Write operation
    • Operation temperature
      HY5V26F(L)F(P)-XX Series: 0 ~ 70oC
      HY5V26F(L)F(P)-X(I) Series: -40 ~ 85oC
    • This product is in compliance with the directive pertaining of RoHS

Ordering Information

版权所有:超联科技集团有限公司  粤ICP备05044180号