产品中心
联系我们
Email:sales@leadram.com
Tel:0755-33337188
Fax:0755-33337178

Description

The H5TQ2G43AFR-xxC, H5TQ2G83AFR-xxC are a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.
Hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it.
The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

Features

    • VDD=VDDQ=1.5V +/- 0.075V
    • Fully differential clock inputs (CK, /CK) operation
    • Differential Data Strobe (DQS, /DQS)
    • On chip DLL align DQ, DQS and /DQS transition with CK transition
    • DM masks write data-in at the both rising and falling edges of the data strobe
    • All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
    • Programmable CAS latency 6, 7, 8, 9, 10, and (11) supported
    • Programmable additive latency 0, CL-1, and CL-2 supported
    • Programmable CAS Write latency (CWL) = 5, 6, 7, 8
    • Programmable burst length 4/8 with both nibblesequential and interleave mode
    • BL switch on the fly
    • 8banks
    • 8K refresh cycles /64ms
    • JEDEC standard 82ball FBGA(x4/x8)
    • Driver strength selected by EMRS
    • Dynamic On Die Termination supported
    • Asynchronous RESET pin supported
    • ZQ calibration supported
    • TDQS (Termination Data Strobe) supported (x8 only)
    • Write Levelization supported
    • Auto Self Refresh supported
    • On Die Thermal Sensor supported (JEDEC optional)
    • 8 bit pre-fetch
    • This product is in compliance with the directive pertaining of RoHS.

Ordering Information

版权所有:超联科技集团有限公司  粤ICP备05044180号